Employer Active
Job Alert
You will be updated with latest job alerts via emailJob Alert
You will be updated with latest job alerts via emailJob Title: Design Engineering Manager
Location: Bangalore
Cadence is a pivotal leader in electronic design building upon more than 30 years of computational software expertise. The company applies its underlying Intelligent System Design strategy to deliver software hardware and IP that turn design concepts into reality. Cadence customers are the worlds most innovative companies delivering extraordinary electronic products from chips to boards to systems for the most dynamic market applications including consumer hyperscale computing 5G communications automotive aerospace industrial and health.
The Cadence Advantage
Job Summary:
We have an immediate opening in the Post Silicon Physical Layer Electrical Validation team at Cadence Design Systems Bangalore for the post of Design Engineering Manager.
The responsibility entails leading pre silicon Physical Layer Electrical Validation infrastructure development as well as post silicon validation efforts primarily on Cadences High Speed SERDES Test chips ie activities involving (but not limited to) designing the hardware and software architecture required to test the test chips (be it the test PCBs controlling FPGA platforms Labview/python automation for controlling the HW etc) defining test plans for rigorously testing the compliance of the Test chips to the Physical Layer Electrical specifications implementing these tests as planned generating high quality test reports based on the test results etc.
What we are looking for in potential candidates is listed below.
Minimum Qualifications:
Preferred Qualifications:
Required Experience:
Manager
Full-Time