drjobs Senior Director of Hardware Engineering

Senior Director of Hardware Engineering

Employer Active

1 Vacancy
drjobs

Job Alert

You will be updated with latest job alerts via email
Valid email field required
Send jobs
Send me jobs like this
drjobs

Job Alert

You will be updated with latest job alerts via email

Valid email field required
Send jobs
Job Location drjobs

San Jose, CA - USA

Monthly Salary drjobs

$ 188000 - 300000

Vacancy

1 Vacancy

Job Description

Please Note:

1. If you are a first time user please create your candidatelogin account before you apply for a job. (Click Sign In > Create Account)

2. If you already have a Candidate Account please SignIn before you apply.

Job Description:

The ideal candidate will have expertise in integratedcircuit process technologies and semiconductor assembly including manufacturability and reliability issues with wideranging experience in semiconductor device fabrication and operation device modeling and circuit design test development and devicelevel reliability failure mechanisms and testing assembly process development and qualification design kit development and wafer foundry manufacturing operations. Serves as an internal investigator for new technology projects and is capable of independent project management from concept phase through transfer to highvolume manufacturing facilitating clear communication with external foundry & assembly collaborators as well as internal design and validation teams throughout the project. Can perform risk assessment and help to coordinate crossfunctional technology risk mitigation for multiple projects in parallel. Typically possesses a graduate degree in electrical engineering and has several years of experience in the field.

Key Qualifications

  • Broad knowledge of advanced silicon and packaging process technologies

  • Working knowledge of the Advanced Semiconductor Technology nodes including FinFET and Gate All Around technology; Design experience is a plus

  • Working knowledge of 2.5D packaging technology and 3D stacked IC

  • Knowledge and use of various EDA offerings from major EDA suppliers in semiconductor industry for IP and chip design

  • Working knowledge of IP and chip design flow for analog and digital

  • Experience with parametric and yield data analysis. Proficiency with statistical data analysis tools

  • Experience with usage of device model usage layout and circuit simulation tools Parasitic extraction and simulation abstract and LEF/DEF generation LVS/ERC checks physical verification

  • Conducting design reviews & creating slides and other associated documentation

  • Assisting with integration of IP into SOCs and creating guidelines

  • Experience with yield failure mechanisms and tools for root cause finding (EFA PFA); Familiarity with device reliability degradation mechanisms test methods and lifetime modeling

  • Exceptional data analysis problem solving and interpersonal skills

  • Being able to work with large teams from manufacturing technology and packaging


Job Description

  • Provide design support for IP & ASIC to create robust designs in line with advanced semiconductor and packaging process flows & constraints

  • Work closely with technology experts and Silicon manufacturing teams to deploy the technology requirements for ASIC product design & design automation flows

  • Define process flows design rules and IP adaptation guidelines for the advanced semiconductor technology and advanced packaging technology

  • Define technology test vehicles for advanced technology & packaging for validation before product manufacturing

  • Provide design rule reviews for IP chip and package designs for product release sign off

  • Provide support for timing physical verification signoff to make IP & ASIC designs robust

  • Perform WAT & yield analysis on testchips and products to evaluate IP margins & robustness

  • Work with IP design teams to support adaptation of existing IP into various semiconductor packaging environments

  • Assist with technology road mapping activity for selection of appropriate semiconductor and packaging technology for ASICs to meet end customer requirements


Education & Experience

Bachelors degree and 18 years of related experience

Additional Job Description:

Compensation and Benefits

The annual base salary range for this position is $188000 $300000

This position is also eligible for a discretionary annual bonus in accordance with relevant plan documents and equity in accordance with equity plan documents and equity award agreements.

Broadcom offers a competitive and comprehensive benefits package: Medical dental and vision plans 401(K) participation including company matching Employee Stock Purchase Program (ESPP) Employee Assistance Program (EAP) company paid holidays paid sick leave and vacation time. The company follows all applicable laws for Paid Family Leave and other leaves of absence.

Broadcom is proud to be an equal opportunity employer. We will consider qualified applicants without regard to race color creed religion sex sexual orientation gender identity national origin citizenship disability status medical condition pregnancy protected veteran status or any other characteristic protected by federal state or local law. We will also consider qualified applicants with arrest and conviction records consistent with local law.

If you are located outside USA please be sure to fill out a home address as this will be used for future correspondence.


Required Experience:

Exec

Employment Type

Full-Time

Company Industry

About Company

Report This Job
Disclaimer: Drjobpro.com is only a platform that connects job seekers and employers. Applicants are advised to conduct their own independent research into the credentials of the prospective employer.We always make certain that our clients do not endorse any request for money payments, thus we advise against sharing any personal or bank-related information with any third party. If you suspect fraud or malpractice, please contact us via contact us page.