About Marvell
Marvells semiconductor solutions are the essential building blocks of the data infrastructure that connects our world. Across enterprise cloud and AI automotive and carrier architectures our innovative technology is enabling new possibilities.
At Marvell you can affect the arc of individual lives lift the trajectory of entire industries and fuel the transformative potential of tomorrow. For those looking to make their mark on purposeful and enduring innovation above and beyond fleeting trends Marvell is a place to thrive learn and lead.
Your Team Your Impact
Marvell Central Engineering (CE) develops Marvell most advanced High-Speed SerDes (HSS) IPs covering multiple applications Switch Automotive Storage Optics etc. Acting as the engine to the company Central Engineering provides the source of power to every business unit in Marvell system. Central System Engineering (CSE) in Central Engineering independent of other CE functions including DSP algorithm development circuit design physical design packaging etc. is a function team responsible of validating all Marvell HSS IPs in the lab environment and supporting all Marvell business units for fast and smooth SoC production.What You Can Expect
ASIC design engineer responsible for post-RTL design flow.
You will be responsible for block and /or chip-level synthesis timing closure DFT generation and ECOs.
The responsibilities include but are not limited to:
Improve the design methodology and flow.
Synthesis timing closure and DFT support for various types of SerDes IPs ranging from 10Gbps to 224Gbps data rates for different applications.
Collaborate with Analog/Digital design teams to deliver competitive SerDes IP solutions for all the Marvell product lines.
Provide support to the product teams for both pre and post-silicon.
What Were Looking For
Masters degree and/or PhD in EE CS or related fields and 7 years of experience.
Good personal communication skills and team working spirit.
Hardworking and motivated to be part of a highly competent design team.
Must have good post-RTL experience including synthesis timing analysis and physical design. Able to perform custom placement and routing for mixed-signal designs. Flexible to move between all post-RTL design activities as required. Good understanding of block and top-level physical timing closure.
Proficient in the following skills: Logic or physical synthesis using Synopsys or Cadence tools DFT generation and verification static timing analysis using Primetime physical design for 28nm and beyond and strong Perl and Tcl scripting skills.
Preferred skills:
Low power design
Circuit level or custom design experience
Floorplanning clock-tree synthesis and power planning/analysis
Signal integrity and physical verification
Additional Compensation and Benefit Elements
With competitive compensation and great benefits you will enjoy our workstyle within an environment of shared collaboration transparency and inclusivity. Were dedicated to giving our people the tools and resources they need to succeed in doing work that matters and to grow and develop with us. For additional information on what its like to work at Marvell visit our Careers page.
All qualified applicants will receive consideration for employment without regard to race color religion sex national origin sexual orientation gender identity disability or protected veteran status.
#LI-SYURequired Experience:
Staff IC
Marvell is empowering the global data economy. Whether at the network core or edge, our leadership technologies make it possible for the world’s data to be processed, moved, stored and secured faster and more reliably. With leading intellectual property and deep system-level knowledge ... View more