About Marvell
Marvells semiconductor solutions are the essential building blocks of the data infrastructure that connects our world. Across enterprise cloud and AI automotive and carrier architectures our innovative technology is enabling new possibilities.
At Marvell you can affect the arc of individual lives lift the trajectory of entire industries and fuel the transformative potential of tomorrow. For those looking to make their mark on purposeful and enduring innovation above and beyond fleeting trends Marvell is a place to thrive learn and lead.
Your Team Your Impact
The Custom Cloud Compute (CCC) team at Marvell is seeking candidates for a Senior Staff Physical Design and Integration Lead engineering position. Projects within CCS range from artificial intelligence and machine learning to wired and wireless infrastructure utilizing the latest technology nodes. The team leverages the latest EDA software tools to tackle technical challenges ensuring we meet the performance power and area requirements of the design. This position will work in tandem with other Physical Design related teams such as Timing Physical Verification Power Integrity and other teams both locally and globally.
What You Can Expect
In this hybrid role onsite you will:
- Lead a large complex subsystem/partition through all phases of the design.
- Be responsible for floorplanning a subsystem/partition pushing down block boundary and pin assignment to team members.
- Work with various teams to pull in their required portion of the subsystem such as DFT and clock distribution teams.
- Lead a small group of engineers at the block level ensuring they are progressing meeting milestones on schedule and quality and delivering correct outputs.
- Work closely with blocklevel PD engineers in debugging and resolving timing and routing issues across all hierarchical levels.
- Be an active team member on physical design methodology and flow development.
- Provide technical direction coaching and mentoring to employees on your team and others when necessary to achieve successful project outcomes.
- Write scripts in Perl Python and TCL to extract data and achieve productivity enhancements through automation.
What Were Looking For
Minimum Qualifications:
- Bachelors degree in Computer Science Electrical Engineering or related fields with 1015 years of professional experience or Masters/PhD with 510 years of experience.
- 3 years of practical experience in physical design at all levels of hierarchy with multiple ASICs/SOCs.
- Physical design knowledge and experience from netlist handoff to GDS tapeout.
- Extensive experience with floorplanning at a subsystem/partition level considering boundary snap of power/technology and pin assignment.
- Proficient in running subsystem/partition level signoff including physical verification (DRC and LVS) along with power integrity (EMIR).
- Experienced in leading a small team of blocklevel engineers coordinating at the subsystem/partition level.
- Good knowledge of Verilog/VHDL and a track record of collaboration with RTL team.
- Good understanding of digital logic and architecture.
- Proficient in UNIX and shellbased scripting.
- Knowledge and experience with TCL language.
- Diligent detailoriented and able to handle assignments with minimal supervision.
- Must possess good communication skills be a selfdriven individual and a good team player.
Preferred Qualifications:
- 5 years of practical experience as a leader of a small team at the subsystem/partition level for multiple ASICs/SOCs.
- Experience working with timing and clock teams on planning and integration of highspeed clock distribution.
- 5nm/3nm experience with floor planning.
- Floor planning and Physical Design with Cadence Innovus.
- Physical Verification with Siemens Calibre.
- Power Integrity Signoff with Cadence Voltus.
- Peripheral IO Pad assignment and associated RDL.
- Bump assignment planning and collaboration with fullchip and package team.
- Experience with Analog IP integration and implementation.
- Knowledge and experience with Python language.
- Experience with low power design methodology and implementation.
- Have led or participated in Physical Design and Integration methodology and flow development.
Expected Base Pay Range (USD)
0 0 $ per annum
The successful candidates starting base pay will be determined based on jobrelated skills experience qualifications work location and market conditions. The expected base pay range for this role may be modified based on market conditions.
Additional Compensation and Benefit Elements
At Marvell we offer a total compensation package including a base and and financial wellbeing are part of the package. That means flexible time off 401k plus a yearend shutdown floating holidays paid time off to volunteer. Have a question about our benefits packages health or financial Ask your recruiter during the interview process.
All qualified applicants will receive consideration for employment without regard to race color religion sex national origin sexual orientation gender identity disability or protected veteran status.
Any applicant who requires a reasonable accommodation during the selection process should contact Marvell HR Helpdesk at .
#LITT1
Required Experience:
Staff IC