Employer Active
Job Alert
You will be updated with latest job alerts via emailJob Alert
You will be updated with latest job alerts via emailAbout Marvell
Marvells semiconductor solutions are the essential building blocks of the data infrastructure that connects our world. Across enterprise cloud and AI automotive and carrier architectures our innovative technology is enabling new possibilities.
At Marvell you can affect the arc of individual lives lift the trajectory of entire industries and fuel the transformative potential of tomorrow. For those looking to make their mark on purposeful and enduring innovation above and beyond fleeting trends Marvell is a place to thrive learn and lead.
Your Team Your Impact
Built on decades of expertise and execution Marvells custom Processor/ASIC solution offers a differentiated approach with a bestinclass portfolio of data infrastructure intellectual property (IP) and a wide array of flexible business models. In this unique role youll have the opportunity to work on both the physical design and methodology for future designs of our nextgeneration highperformance processor chips in a leadingedge CMOS process technology targeted at server 5G/6G automotive and networking applications.What You Can Expect
In this role based in Bangalore you will work with a global team on both the physical design of complex chips as well as the methodology to enable an efficient and robust design process.
You will be responsible for maintaining enhancing and supporting Marvells Place and Route Flow leveraging industrystandard EDA tools.
Your tasks will include performing synthesis place and route as well as timing analysis and closure on multiple intermediate and complex logic blocks.
You will play a crucial role in developing and implementing timing and logic ECOs collaborating closely with the RTL design team to drive modifications that address congestion and timing issues.
Additionally your involvement with the global timing team will include debugging and resolving any blocklevel timing issues encountered at the partition level.
You will need to work across time zones as a part of multisite project execution.
This position provides an exciting platform to engage with diverse engineering challenges within a collaborative and innovative environment at Marvell.
What Were Looking For
Completed a Bachelors Degree in Electronics/Electrical Engineering or related fields and have 812 years of related professional experience OR a Masters degree and/or PhD in Electronics/Electrical Engineering or related fields.
In your coursework you must have completed a digital logic course and projects that involved circuit design testing and timing analysis.
Good understanding of standard Synthesis to GDS flows and methodology.
Good scripting skills in languages such as Perl tcl and Python.
Good understanding of digital logic and computer architecture.
Handson experience in advanced technology nodes upto 2nm.
Strong handson experience in blocks/subsystem P&R implementation using Cadence Innovus and Synopsys FC.
Strong experience in block level signoff power timing PV closure & debugging skills.
Good top level and fullchip experience is an added advantage
Knowledge of Verilog/VHDL.
Good communication skills and selfdiscipline contributing in a team environment.
Ability to independently drive subsystems/IPs P&R and signoff closure working with global teams.
Ability to mentor juniors and be involved in team development activities.
Additional Compensation and Benefit Elements
With competitive compensation and great benefits you will enjoy our workstyle within an environment of shared collaboration transparency and inclusivity. Were dedicated to giving our people the tools and resources they need to succeed in doing work that matters and to grow and develop with us. For additional information on what its like to work at Marvell visit our Careers page.
All qualified applicants will receive consideration for employment without regard to race color religion sex national origin sexual orientation gender identity disability or protected veteran status.
#LIMN1Required Experience:
Staff IC
Full-Time