drjobs Principal Mixed Signal Design Engineer

Principal Mixed Signal Design Engineer

Employer Active

1 Vacancy
drjobs

Job Alert

You will be updated with latest job alerts via email
Valid email field required
Send jobs
Send me jobs like this
drjobs

Job Alert

You will be updated with latest job alerts via email

Valid email field required
Send jobs
Job Location drjobs

Santa Clara County, CA - USA

Monthly Salary drjobs

Not Disclosed

drjobs

Salary Not Disclosed

Vacancy

1 Vacancy

Job Description

About Marvell

Marvells semiconductor solutions are the essential building blocks of the data infrastructure that connects our world. Across enterprise cloud and AI automotive and carrier architectures our innovative technology is enabling new possibilities.

At Marvell you can affect the arc of individual lives lift the trajectory of entire industries and fuel the transformative potential of tomorrow. For those looking to make their mark on purposeful and enduring innovation above and beyond fleeting trends Marvell is a place to thrive learn and lead.

Your Team Your Impact

Marvells Central Engineering organization provides the most advanced and key analog IPs to all businesses within Marvell: including Data Center Networking Automotive Storage Security. Youll be part of a key analog team that makes an outsized impact not only for the organization but also to the technological arc of innovation for future generations of Marvells highspeed wireline and optical products.

What You Can Expect

  • Ownership of complex design blocks and complete analog macros.
  • Design and develop highspeed and lowpower analog mixedsignal circuits in advanced CMOS technologies with a focus on SerDes (Serializer/Deserializer) dietodie communication and highspeed wireline design in general.
  • Lead and contribute to the design of ADCs DACs Regulators Clock Generation and Distribution DLLs Custom highspeed digital circuits CTLE VGA and TX Drivers.
  • Cooperate with system and architecture team in identifying the optimal circuit solution based on overall cost function
  • Supervise coach and provide technical direction to more junior engineers
  • Supervise and guide layout activities to ensure design accuracy and performance.
  • Conduct postsilicon testing and validation of analog mixedsignal circuits.
  • Collaborate with crossfunctional teams to ensure successful project .
  • Prepare and maintain detailed documentation of design processes and results.
  • Participate and lead design reviews to ensure design quality and compliance with project requirements.

What Were Looking For

  • MS/PhD in Electrical Engineering and 10 years of demonstrated experience in highspeed and lowpower design on advanced CMOS technologies specifically in one or more of the following areas: ADC DAC voltage regulators clock generation and distribution circuits DLLs custom highspeed digital circuits CTLE VGA and TX drivers.
  • Proven track record of successfully bringing multiple tapeouts to production.
  • Ability to independently assess design tradeoffs and select the best one based on business needs and implementation risk.
  • Ability to identify analyze and resolve complex design challenges and issues ensuring robust and reliable circuit performance.
  • Ability to technically coordinate the work of junior employees providing mentorship and guidance.
  • Experience in overseeing layout engineers providing guidance on best practices and ensuring that layout designs meet performance area and reliability requirements.
  • Proficiency in postsilicon validation including handson experience with lab equipment debugging and characterization of analog mixedsignal circuits.
  • Indepth knowledge of CMOS process technology device physics and the impact of process variations on circuit performance.
  • Proficient in using electronic design automation (EDA) tools for schematic capture simulation layout and verification such as Cadence Synopsys or Mentor Graphics.
  • Very good understanding of related areas such as RTL Firmware Design Verification Design for Test and Physical Design.
  • Strong communication and teamwork skills.

Expected Base Pay Range (USD)

$ per annum

The successful candidates starting base pay will be determined based on jobrelated skills experience qualifications work location and market conditions. The expected base pay range for this role may be modified based on market conditions.

Additional Compensation and Benefit Elements

At Marvell we offer a total compensation package with a base bonus and equity.Health and financial wellbeing are part of the package. That means flexible time off 401k plus a yearend shutdown floating holidays paid time off to volunteer. Have a question about our benefits packages health or financial Ask your recruiter during the interview process.

All qualified applicants will receive consideration for employment without regard to race color religion sex national origin sexual orientation gender identity disability or protected veteran status.

Any applicant who requires a reasonable accommodation during the selection process should contact Marvell HR Helpdesk at .

#LITD1

Required Experience:

Staff IC

Employment Type

Full-Time

About Company

Report This Job
Disclaimer: Drjobpro.com is only a platform that connects job seekers and employers. Applicants are advised to conduct their own independent research into the credentials of the prospective employer.We always make certain that our clients do not endorse any request for money payments, thus we advise against sharing any personal or bank-related information with any third party. If you suspect fraud or malpractice, please contact us via contact us page.