In this role you will be responsible for ensuring bug-free first silicon for part of the SoC / IP and are encouraged to develop detailed test and coverage plans based on the micro-architecture. You are responsible for developing verification methodology suitable for the IP ensuring a scalable and portable environment. You will get to develop verification environment including all the respective components such as stimulus checkers assertions trackers coverage. A mindset to break the design is highly you will develop verification plans for all features under your care execute verification plans including design bring-up DV environment bring- up regression enabling features and debug of the test failures. You will also learn to develop block IP and SoC level test-benches track and report DV progress using a variety of metrics including bugs and coverage. You will also be expected to make use of LLM and related technologies to achieve efficient execution and improved quality.
- BS degree in technical subject area and a minimum 10 years relevant industry experience.
- Deep knowledge of OOP SystemVerilog and UVM
- Deep knowledge in developing scalable and portable test-benches
- Strong experience with verification methodologies and tools such as simulators waveform viewers Build and run automation coverage collection gate level simulations
- Working experience using LLMs for efficiency and quality
- Experience with power-aware (UPF) or similar verification methodology
- Excellent knowledge of one of the scripting languages such as Python Perl TCL
- Experience with serial protocols such as PCIe or USB parallel protocol such as DDR is a plus but not required
- Knowledge of formal verification methodology is a plus but not required
- Knowledge of emulation for verification technologies is a plus but not required
In this role you will be responsible for ensuring bug-free first silicon for part of the SoC / IP and are encouraged to develop detailed test and coverage plans based on the micro-architecture. You are responsible for developing verification methodology suitable for the IP ensuring a scalable and po...
In this role you will be responsible for ensuring bug-free first silicon for part of the SoC / IP and are encouraged to develop detailed test and coverage plans based on the micro-architecture. You are responsible for developing verification methodology suitable for the IP ensuring a scalable and portable environment. You will get to develop verification environment including all the respective components such as stimulus checkers assertions trackers coverage. A mindset to break the design is highly you will develop verification plans for all features under your care execute verification plans including design bring-up DV environment bring- up regression enabling features and debug of the test failures. You will also learn to develop block IP and SoC level test-benches track and report DV progress using a variety of metrics including bugs and coverage. You will also be expected to make use of LLM and related technologies to achieve efficient execution and improved quality.
- BS degree in technical subject area and a minimum 10 years relevant industry experience.
- Deep knowledge of OOP SystemVerilog and UVM
- Deep knowledge in developing scalable and portable test-benches
- Strong experience with verification methodologies and tools such as simulators waveform viewers Build and run automation coverage collection gate level simulations
- Working experience using LLMs for efficiency and quality
- Experience with power-aware (UPF) or similar verification methodology
- Excellent knowledge of one of the scripting languages such as Python Perl TCL
- Experience with serial protocols such as PCIe or USB parallel protocol such as DDR is a plus but not required
- Knowledge of formal verification methodology is a plus but not required
- Knowledge of emulation for verification technologies is a plus but not required
View more
View less